-
Notifications
You must be signed in to change notification settings - Fork 15k
[WebAssembly] Combine i128 to v16i8 for setcc & expand memcmp for 16 byte loads with simd128 #149461
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
[WebAssembly] Combine i128 to v16i8 for setcc & expand memcmp for 16 byte loads with simd128 #149461
Changes from all commits
45ad537
1ae947f
1934453
0b7a92f
a180a57
9d2b041
File filter
Filter by extension
Conversations
Jump to
Diff view
Diff view
There are no files selected for viewing
Original file line number | Diff line number | Diff line change | ||||
---|---|---|---|---|---|---|
|
@@ -3383,15 +3383,65 @@ static SDValue TryMatchTrue(SDNode *N, EVT VecVT, SelectionDAG &DAG) { | |||||
return DAG.getZExtOrTrunc(Ret, DL, N->getValueType(0)); | ||||||
} | ||||||
|
||||||
/// Try to convert a i128 comparison to a v16i8 comparison before type | ||||||
/// legalization splits it up into chunks | ||||||
static SDValue | ||||||
combineVectorSizedSetCCEquality(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, | ||||||
const WebAssemblySubtarget *Subtarget) { | ||||||
|
||||||
SDLoc DL(N); | ||||||
SDValue X = N->getOperand(0); | ||||||
SDValue Y = N->getOperand(1); | ||||||
EVT VT = N->getValueType(0); | ||||||
EVT OpVT = X.getValueType(); | ||||||
|
||||||
SelectionDAG &DAG = DCI.DAG; | ||||||
if (DCI.DAG.getMachineFunction().getFunction().hasFnAttribute( | ||||||
Attribute::NoImplicitFloat)) | ||||||
return SDValue(); | ||||||
|
||||||
ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); | ||||||
// We're looking for an oversized integer equality comparison with SIMD | ||||||
if (!OpVT.isScalarInteger() || !OpVT.isByteSized() || OpVT != MVT::i128 || | ||||||
!Subtarget->hasSIMD128() || !isIntEqualitySetCC(CC)) | ||||||
return SDValue(); | ||||||
|
||||||
// Don't perform this combine if constructing the vector will be expensive. | ||||||
auto IsVectorBitCastCheap = [](SDValue X) { | ||||||
X = peekThroughBitcasts(X); | ||||||
return isa<ConstantSDNode>(X) || X.getOpcode() == ISD::LOAD; | ||||||
}; | ||||||
|
||||||
if (!IsVectorBitCastCheap(X) || !IsVectorBitCastCheap(Y)) | ||||||
return SDValue(); | ||||||
|
||||||
SDValue VecX = DAG.getBitcast(MVT::v16i8, X); | ||||||
SDValue VecY = DAG.getBitcast(MVT::v16i8, Y); | ||||||
SDValue Cmp = DAG.getSetCC(DL, MVT::v16i8, VecX, VecY, CC); | ||||||
|
||||||
SDValue Intr = | ||||||
DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, MVT::i32, | ||||||
{DAG.getConstant(CC == ISD::SETEQ ? Intrinsic::wasm_alltrue | ||||||
: Intrinsic::wasm_anytrue, | ||||||
DL, MVT::i32), | ||||||
Cmp}); | ||||||
|
||||||
return DAG.getSetCC(DL, VT, Intr, DAG.getConstant(0, DL, MVT::i32), CC); | ||||||
There was a problem hiding this comment. Choose a reason for hiding this commentThe reason will be displayed to describe this comment to others. Learn more. We're accidentally negating the result, this should be
Suggested change
I should have caught this in review earlier, sorry! You should open up another PR that reverts the revert and include this fix in it There was a problem hiding this comment. Choose a reason for hiding this commentThe reason will be displayed to describe this comment to others. Learn more. can confirm this doesn't trigger the assertion on the neon test, ty for the keen eyes Luke! |
||||||
} | ||||||
|
||||||
static SDValue performSETCCCombine(SDNode *N, | ||||||
TargetLowering::DAGCombinerInfo &DCI) { | ||||||
TargetLowering::DAGCombinerInfo &DCI, | ||||||
const WebAssemblySubtarget *Subtarget) { | ||||||
if (!DCI.isBeforeLegalize()) | ||||||
return SDValue(); | ||||||
|
||||||
EVT VT = N->getValueType(0); | ||||||
if (!VT.isScalarInteger()) | ||||||
return SDValue(); | ||||||
|
||||||
if (SDValue V = combineVectorSizedSetCCEquality(N, DCI, Subtarget)) | ||||||
return V; | ||||||
|
||||||
SDValue LHS = N->getOperand(0); | ||||||
if (LHS->getOpcode() != ISD::BITCAST) | ||||||
return SDValue(); | ||||||
|
@@ -3532,7 +3582,7 @@ WebAssemblyTargetLowering::PerformDAGCombine(SDNode *N, | |||||
case ISD::BITCAST: | ||||||
return performBitcastCombine(N, DCI); | ||||||
case ISD::SETCC: | ||||||
return performSETCCCombine(N, DCI); | ||||||
return performSETCCCombine(N, DCI, Subtarget); | ||||||
case ISD::VECTOR_SHUFFLE: | ||||||
return performVECTOR_SHUFFLECombine(N, DCI); | ||||||
case ISD::SIGN_EXTEND: | ||||||
|
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,89 @@ | ||
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5 | ||
; RUN: llc < %s -disable-wasm-fallthrough-return-opt -wasm-disable-explicit-locals -wasm-keep-registers -mattr=+simd128 | FileCheck %s | ||
|
||
target triple = "wasm32-unknown-unknown" | ||
|
||
declare i32 @memcmp(ptr, ptr, i32) | ||
|
||
define i1 @setcc_load(ptr %a, ptr %b) { | ||
; CHECK-LABEL: setcc_load: | ||
; CHECK: .functype setcc_load (i32, i32) -> (i32) | ||
; CHECK-NEXT: # %bb.0: | ||
; CHECK-NEXT: v128.load $push1=, 0($0):p2align=0 | ||
; CHECK-NEXT: v128.load $push0=, 0($1):p2align=0 | ||
; CHECK-NEXT: i8x16.eq $push2=, $pop1, $pop0 | ||
; CHECK-NEXT: i8x16.all_true $push3=, $pop2 | ||
; CHECK-NEXT: i32.eqz $push4=, $pop3 | ||
; CHECK-NEXT: return $pop4 | ||
%cmp_16 = call i32 @memcmp(ptr %a, ptr %b, i32 16) | ||
%res = icmp eq i32 %cmp_16, 0 | ||
ret i1 %res | ||
} | ||
|
||
; INFO: Negative test: noimplicitfloat disables simd | ||
define i1 @setcc_load_should_not_vectorize(ptr %a, ptr %b) noimplicitfloat { | ||
; CHECK-LABEL: setcc_load_should_not_vectorize: | ||
; CHECK: .functype setcc_load_should_not_vectorize (i32, i32) -> (i32) | ||
; CHECK-NEXT: # %bb.0: | ||
; CHECK-NEXT: i64.load $push4=, 0($0):p2align=0 | ||
; CHECK-NEXT: i64.load $push3=, 0($1):p2align=0 | ||
; CHECK-NEXT: i64.xor $push5=, $pop4, $pop3 | ||
; CHECK-NEXT: i64.load $push1=, 8($0):p2align=0 | ||
; CHECK-NEXT: i64.load $push0=, 8($1):p2align=0 | ||
; CHECK-NEXT: i64.xor $push2=, $pop1, $pop0 | ||
; CHECK-NEXT: i64.or $push6=, $pop5, $pop2 | ||
; CHECK-NEXT: i64.eqz $push7=, $pop6 | ||
; CHECK-NEXT: return $pop7 | ||
%cmp_16 = call i32 @memcmp(ptr %a, ptr %b, i32 16) | ||
%res = icmp eq i32 %cmp_16, 0 | ||
ret i1 %res | ||
} | ||
|
||
define i1 @setcc_eq_const_i128(ptr %ptr) { | ||
; CHECK-LABEL: setcc_eq_const_i128: | ||
; CHECK: .functype setcc_eq_const_i128 (i32) -> (i32) | ||
; CHECK-NEXT: # %bb.0: | ||
; CHECK-NEXT: v128.load $push0=, 0($0) | ||
; CHECK-NEXT: v128.const $push1=, 6, 0 | ||
; CHECK-NEXT: i8x16.eq $push2=, $pop0, $pop1 | ||
; CHECK-NEXT: i8x16.all_true $push3=, $pop2 | ||
; CHECK-NEXT: i32.eqz $push4=, $pop3 | ||
; CHECK-NEXT: return $pop4 | ||
%l = load i128, ptr %ptr | ||
%res = icmp eq i128 %l, 6 | ||
ret i1 %res | ||
} | ||
|
||
define i1 @setcc_ne_const_i128(ptr %ptr) { | ||
; CHECK-LABEL: setcc_ne_const_i128: | ||
; CHECK: .functype setcc_ne_const_i128 (i32) -> (i32) | ||
; CHECK-NEXT: # %bb.0: | ||
; CHECK-NEXT: v128.load $push0=, 0($0) | ||
; CHECK-NEXT: v128.const $push1=, 16, 0 | ||
; CHECK-NEXT: i8x16.ne $push2=, $pop0, $pop1 | ||
; CHECK-NEXT: v128.any_true $push3=, $pop2 | ||
; CHECK-NEXT: return $pop3 | ||
%l = load i128, ptr %ptr | ||
%res = icmp ne i128 %l, 16 | ||
ret i1 %res | ||
} | ||
|
||
; INFO: Negative test: only eq and ne works | ||
define i1 @setcc_slt_const_i128(ptr %ptr) { | ||
; CHECK-LABEL: setcc_slt_const_i128: | ||
; CHECK: .functype setcc_slt_const_i128 (i32) -> (i32) | ||
; CHECK-NEXT: # %bb.0: | ||
; CHECK-NEXT: i64.load $push2=, 0($0) | ||
; CHECK-NEXT: i64.const $push3=, 25 | ||
; CHECK-NEXT: i64.lt_u $push4=, $pop2, $pop3 | ||
; CHECK-NEXT: i64.load $push8=, 8($0) | ||
; CHECK-NEXT: local.tee $push7=, $1=, $pop8 | ||
; CHECK-NEXT: i64.const $push0=, 0 | ||
; CHECK-NEXT: i64.lt_s $push1=, $pop7, $pop0 | ||
; CHECK-NEXT: i64.eqz $push5=, $1 | ||
; CHECK-NEXT: i32.select $push6=, $pop4, $pop1, $pop5 | ||
; CHECK-NEXT: return $pop6 | ||
%l = load i128, ptr %ptr | ||
%res = icmp slt i128 %l, 25 | ||
ret i1 %res | ||
} |
Uh oh!
There was an error while loading. Please reload this page.